

#### High-Performance, High-Current DrMOS Power Module

#### Features

- 4.5V ~ 5.5V Input Range for VCC
- 4.5V ~ 25V Input Range for VIN
- Power-On-Reset Monitoring on VCC Pin
- Up to 25A (peak), 13A (continuous) output current scale
- Adjustable Over-Current Protection Threshold
- Up to 1.5MHz PWM operation
- Built-in Tri-State PWM input Function
- Built in EN Timing Control function
- Build in N-CH MOSFET for high side, N-CH MOSFET for low side
- · Skip Mode Operation
- Over-Temperature Protection
- · TQFN 5x5-30 package
- Lead Free and Green Devices Available (RoHS Compliant)

### **General Description**

The APW8707 integrates a high-side N-channel MOSFET and a low-side N-channel MOSFET with adaptive deadtime control. The APW8707 have a built-in tri-state PWM input function which can support a number of PWM controllers. When the PWM input signal stays tri-state, the tri-state function shuts off the high-side MOSFET and turns on the low-side MOSFET without consider ZC function. The device is also equipped with Power-On-Reset(POR) and enable control functions into a single package and accurate current limit. The device over-current protection monitors the output current by using the voltage drop across the R<sub>DS(ON)</sub> of low-side MOSFET, eliminating the need for a current sensing resistor that features high efficiency and low cost. The POR circuit with hysteresis monitors VCC supply voltage to start up/shutdown the IC at power-on/off. The APW8707 also can be enabled or disabled by other power system. Pulling the EN pin high or low will turn on or shut off the device.

### Applications

- Desktops
- Graphics Cards
- Severs
- Portable/Notebook Regulators

### **Simplified Application Circuit**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### Ordering and Marking Information



Note:ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or CI does not exceed 900ppm by weight in homogeneous material and total of Br and CI does not exceed 1500ppm by weight).

### Pin Configuration





### Absolute Maximum Ratings (Note 1)

| Symbol           | Parameter                                       | Rating                      | Unit |
|------------------|-------------------------------------------------|-----------------------------|------|
| V <sub>cc</sub>  | VCC to GND Voltage                              | -0.3 ~ 7                    | V    |
| VN               | VIN to PGND Voltage                             | -0.3 ~ 30                   | V    |
|                  | LX to PGND Voltage                              |                             |      |
| $V_{LX}$         | >20ns Pulse Wid                                 | th -0.3 ~ 30                | V    |
|                  | <20ns Pulse Wid                                 | th -5 ~ 38                  |      |
| V <sub>BST</sub> | BST to GND Voltage                              | -0.3 ~ 37                   | V    |
| $V_{BST}V_{LX}$  | BST to LX Voltage                               | -0.3 ~ 7                    | V    |
| Other Pins       | EN,SMOD, OCSET and PWM to AGND Voltage          | -0.3 ~ V <sub>CC</sub> +0.3 | V    |
|                  | AGND to PGND Voltage                            | -0.3 ~0.3                   | V    |
| TJ               | Junction Temperature                            | 150                         | °C   |
| T <sub>STG</sub> | Storage Temperature                             | -65 ~ 150                   | °C   |
| T <sub>SDR</sub> | Maxim um Lead Soldering Temperature(10 Seconds) | 300                         | °C   |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Thermal Characteristics**

| Symbol        | Parameter                                           | Typical Value | Unit |      |
|---------------|-----------------------------------------------------|---------------|------|------|
| $\theta_{JA}$ | Junction-to-Ambient Resistance in free air (Note 2) | TQ FN5 x5-30  | 25   | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air.

### Recommended Operating Conditions (Note 3)

| Symbol               | Parameter                         | Range     | Unit |
|----------------------|-----------------------------------|-----------|------|
| Vcc                  | VCC to AGND Voltage               | 4.5 ~ 5.5 | V    |
| VN                   | VIN to PGND Voltage               | 4.5 ~ 25  | V    |
| 1                    | Maximum Continuous Output Current | 13        | А    |
| IOUT                 | Maximum Peak Output Current       | 25        | А    |
| F <sub>PWM</sub>     | PWM Operation Frequency           | 0.1 ~ 1.5 | MHz  |
| t <sub>PWM_OFF</sub> | PWM Input Minimum Off Time        | 200 ~     | ns   |
| T <sub>A</sub>       | Ambient Tem perature              | -40 ~ 85  | °C   |
| TJ                   | Junction Temperature              | -40 ~ 125 | °C   |

Note 3: Refer to the typical application circuit.



## **Electrical Characteristics**

Unless otherwise specified, these specifications apply over V<sub>CC</sub> = V<sub>EN</sub> = 5V, V<sub>IN</sub> =12V and T<sub>A</sub> = 25°C.

| 0                   | P                                        |                                                              |     | APW 8707 |     | 11   |
|---------------------|------------------------------------------|--------------------------------------------------------------|-----|----------|-----|------|
| Symbol              | Parameter                                | Parameter Test Conditions                                    |     | Тур      | Max | Unit |
| SUPPLY CU           | RRENT                                    |                                                              |     |          |     |      |
|                     |                                          | EN = High, PWM = High, SMOD=L                                | -   | 90       | 120 | uA   |
| I <sub>VCC</sub>    | VCC Supply Current                       | EN = High, PW M = Low, SMOD=L                                | -   | 90       | 120 | uА   |
|                     |                                          | EN = Low                                                     | -   | -        | 1.0 | uA   |
| POWER-ON            | -RESET(POR)                              |                                                              |     |          |     |      |
|                     | VCC Rising POR Thresold                  |                                                              | 3.7 | 4.0      | 4.3 | V    |
|                     | VCC POR Hysteresis                       |                                                              | -   | 120      | -   | mV   |
| BOOTSTRA            | P                                        |                                                              |     |          |     |      |
| R <sub>BST</sub>    | BST Switch on Resistance                 | BST Source 10mA                                              | -   | 33       | -   | Ω    |
|                     | BST Leakage Current                      | V <sub>BOOT-PGND</sub> =30V, V <sub>LX</sub> =25V            | -   | -        | 1   | uA   |
| POWER STA           | AGE                                      |                                                              |     | •        | •   | -    |
| R <sub>on_H</sub>   | High-side switch on resistance           |                                                              | -   | 9.7      | -   | mΩ   |
| $R_{ON_L}$          | Low-side switch on resistance            |                                                              | -   | 5.2      | -   | mΩ   |
|                     | High side MOSFET Leakage Current         | V <sub>IN</sub> =25V, V <sub>EN</sub> = V <sub>LX</sub> =GND | - 1 | -        | 1   | uА   |
|                     | Low side MOSFET Leakage Current          | $V_{IN}=V_{LX}=V_{BST}=25V, V_{EN}=GND$                      | -1  | -        | 1   | uА   |
| ZERO CURF           | RENT DE TE CT                            |                                                              |     |          |     | -    |
| Vzc                 | Zero Current Detect                      | V <sub>LX</sub> - PGND                                       | -5  | -        | 5   | mV   |
| Over-Currer         | nt Protection(OCP)                       |                                                              |     | -        |     | -    |
| IOCSET              | OCSET Current Source                     |                                                              | 9   | 10       | 11  | μA   |
| V <sub>OCP</sub>    | OCP Threshold                            |                                                              | -   | 190      | -   | mV   |
|                     | OCB Output Low Voltage                   | Sink Current=5mA                                             | -   | 0.5      | 0.7 | V    |
|                     | OCB Leakage Current                      | V <sub>OCB</sub> =5V                                         | -   | -        | 1   | uA   |
| t <sub>D(OCB)</sub> | OCB Deglitch Tlme                        | OCB go low                                                   | -   | 0.6      | -   | ms   |
| Over-Tempe          | erature Protection (OTP)                 |                                                              |     |          |     | -    |
| TOTP                | OTP Rising Threshold                     |                                                              | -   | 145      | -   | °C   |
|                     | OTP Hysteresis                           |                                                              | -   | 45       | -   | °C   |
| PWM INPUT           | PIN                                      |                                                              |     |          |     | -    |
| M                   | DW/M Logic Lligh Thread old              | V <sub>PWM</sub> Rising                                      | 3.6 | 3.9      | 4.2 | V    |
| $V_{PWM_H}$         | PWM Logic High Threshold                 | Hysteresis                                                   | -   | 150      | -   | mV   |
|                     | Tri state lanut Dising Logia Tracheld    | V <sub>PWM</sub> Rising                                      | 1.2 | 1.5      | 1.8 | V    |
| $V_{TRI}$           | Tri-state Input Rising Logic Threshold   | hysteresis                                                   | 300 | 400      | 550 | mV   |
| M                   | Tri atata Input Falling I agia Thrashald | V <sub>PWM</sub> Falling                                     | 2.8 | 3.1      | 3.4 | V    |
| $V_{TRLL}$          | Tri-state Input Falling Logic Threshold  | hysteresis                                                   | 300 | 400      | 500 | mV   |
| IPWM                | PWM Pin input current                    | Source/Sink, $V_{PWM} = 0V \text{ to } 5V$                   | -1  | -        | 1   | uA   |





### **Electrical Characteristics**

Unless otherwise specified, these specifications apply over V  $_{\rm CC}$  = V  $_{\rm EN}$  = 5V, V  $_{\rm IN}$  =12V and T  $_{\rm A}$  = 25°C.

|                    | P                              | Total Const Million                   |     | AP W 8707 |     |        |
|--------------------|--------------------------------|---------------------------------------|-----|-----------|-----|--------|
| Symbol             | Parameter                      | Test Conditions                       | Min | Тур       | Max | - Unit |
| EN INPU            | T AND SMOD Input               |                                       |     |           |     | 1      |
|                    | EN Input Logic High            |                                       | 1.2 | -         | -   | V      |
|                    | EN Input Logic Low             |                                       | -   | -         | 0.4 | V      |
|                    | EN Input Current               | $V_{EN} = 5V$                         | -1  | -         | 1   | uA     |
|                    | SMOD Input Logic High          |                                       | 1.5 | -         | -   | V      |
|                    | SMOD Input Logic Low           |                                       | -   | -         | 0.4 | V      |
|                    | SMOD Input Current             | V <sub>SMDD</sub> =5V                 | -1  | -         | 1   | uA     |
| GATE DF            | RIVER TIM INGS (refer to Figur | e 1 and Table 1)                      |     |           | •   |        |
| t <sub>PDLU</sub>  | PWM to High side Gate          | PWMH to L to GHH to L (Note4)         | -   | 18        | -   | ns     |
| t <sub>PDLL</sub>  | PWM to Low side Gate           | PWML to H to GLH to L(Note4)          | -   | 25        | -   | ns     |
| t <sub>PD HU</sub> | LS to HS Gate Deadtime         | GLH to L to GHL to H (Note 4)         | -   | 20        | -   | ns     |
| t <sub>PDHL</sub>  | HS to LS Gate Deadtime         | GHH to L to GLL to H (Note 4)         | -   | 20        | -   | ns     |
| T <sub>TRQU</sub>  | Quit Tri-state Delay           | Tri-state GL H to L to PWM H (Note 4) | -   | 40        | -   | ns     |
| T <sub>TREN</sub>  | Enter Tri-state Delay          | GHH to L to Tri-state GLL (Note 4)    | -   | 1 20      | -   | ns     |

Note4: Not tested in production.





## **PWM Operation Characteristics**

Note: LX during entering/exiting tri-state behaves depend on inductor current

#### Figure 1 : Timing chart

#### Table 1 : Truth table

| EN | SMOD | PWM       | GH | GL        |
|----|------|-----------|----|-----------|
| L  | X    | X         | L  | L         |
| Н  | L    | Н         | Н  | L         |
| Н  | L    | L         | L  | Skip mode |
| Н  | Х    | Tri-state | L  | Н         |
| Н  | H    | Н         | Н  | L         |
| Н  | Н    | L         | L  | Н         |



## **Pin Descriptions**

| PIN                            |       | FUNCTION                                                                                                                                                                       |  |
|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER                         | NAME  | FONCTION                                                                                                                                                                       |  |
| 1                              | OCSET | Over-Current Setting Input. Connect a resistor to GND to set the OCP trip level.                                                                                               |  |
| 2                              | OCB   | Fault Indication Pin. This pin goes low when a OCP condition is detected after a 0.6ms deglitch time.                                                                          |  |
| 3                              | EN    | En able Pin. Logic high enables the device. Logic low disables the device. The pin is not floating.                                                                            |  |
| 5                              | SMOD  | Skip Mode or PWM Mode Selection. IC enter Skip Mode when SMOD pull low; IC enter PWM Mode when SMOD pull high.                                                                 |  |
| 4,29,31                        | AGND  | Signal Ground for The IC. All voltage levels are measured with respect to this pin. Tie this pin to the ground island/plane through the lowest impedance connection available. |  |
| 6                              | PWM   | PWM Drive Logic Input.                                                                                                                                                         |  |
| 7,28                           | NC    | No Connection.                                                                                                                                                                 |  |
| 8,9,10,11,32                   | VIN   | Supply Voltage Input Pin for Power Stage.                                                                                                                                      |  |
| 20,21,22,23,24,25,<br>33       | LX    | Junction Point of The High-side and Low-side MOSFET. Connect the output LC filter for PWM output voltage.                                                                      |  |
| 12,13,14,15,16,17,<br>18,19,26 | PGND  | Power ground.                                                                                                                                                                  |  |
| 27                             | BST   | High-Side Gate Driver Power Input Pin. Connect a 0.1uF capacitor from BST to LX.                                                                                               |  |
| 30                             | VCC   | Supply voltage Input Pin for Control Circuitry. Decoupling at least 1uF of a MLCC capacitor from the VCC pin to the AGND pin.                                                  |  |



### **Operating Waveforms**







1 2 V<sub>PVM</sub> 2 V<sub>LX</sub> 2 V<sub>LX</sub> 3 CH1: V<sub>PWM</sub>, 5V/Div CH2: V<sub>LX</sub>, 5V/Div CH2: V<sub>LX</sub>, 5V/Div CH3: V<sub>CC</sub>, 2V/Div Time: 1ms/Div

#### VCC Power on



## **Operating Waveforms (Cont.)**



**PWM Operation** 

....

+++++++++

# V<sub>OCB</sub> V<sub>LX</sub> V<sub>BST</sub> V<sub>PWM</sub> V<sub>BST</sub> V<sub>PWM</sub> CH1: V<sub>OCB</sub>, 5V/Div CH2: V<sub>LX</sub>, 5V/Div CH3: V<sub>BST</sub>, 5V/Div CH4: V<sub>PWM</sub>, 5V/Div CH4: V<sub>PWM</sub>, 5V/Div Time: 4us/Div

#### **Thermal Shutdown release**



#### **Over Current Protection**

Copyright © ANPEC Electronics Corp. Rev. A.5 - Nov., 2017

CH1:  $V_{LX}$ , 5V/Div CH2:  $V_{PWM}$ , 2V/Div Time: 80ns/Div

 $V_{LX}$ 

V<sub>PWM</sub>

1

2



## **Block Diagram**





# **Typical Application Circuit**



Note 5: VCC voltage rail must be SYNC with PWM controller VCC voltage level.



### **Function Description**

#### VCC Power-On-Reset (POR)

A Power-On-Reset (POR) function is designed to prevent wrong logic controls when the VCC voltage is low. The POR function continually monitors the bias supply voltage on the VCC pin if at least one of the enable pins is set high. When the VCC supply voltage exceeds the rising POR threshold, the POR enables the device. The POR circuit has a hysteresis and a deglitch feature so that it will typically ignore undershoot transients on the VCC pin.

#### **Enable Control**

Pulling the VEN above 1.2V will enable the driver output, and pulling VEN below 0.4V will disable the driver output. If enable function is not used, connect EN to VCC for normal operation.

#### **PWM Control**

The PWM pin has three states. If the pin is gave high level state, the internal pre-driver output of high-side (GH) goes high and internal pre-driver output of low-side (GL) goes low. If the pin is gave low level state, the GH goes low and GL goes high. If the pin is gave tri-state level, the GH goes low and GL goes High. Please refer to Table 1.

#### SMOD

APW8707 can be operated in the skip mode using SMOD pin. When SMOD is low, the IC will enter the skip mode. In Skip mode if the PWM is low and the ZC is detected, the GL will be pulled low, and low-side MOSFET will be off. It is useful if the converter has to operation in skip mode to improve efficiency at light load. When SMOD is high, the converter will operate in force PWM mode.

#### **Over-current Protection (OCP)**

The over-current protection function protects the switching converter to against over-current or short-circuit conditions. The IC senses the inductor current by detecting the drain to source voltage of low-side MOSFET during it's on-state. When the inductor current is over the internal OCP trip point, the both of gate drivers will be latched off. The current limit circuit employs a "peak" current-sensing algorithm (See Figure 2). The APW8707 use the low-side MOSFET's  $R_{DS(ON)}$  of the synchronous rectifier as a current-sensing element. If the magnitude of the current-sense signal at LX pin is above the current-limit threshold, the PWM is not allowed to initiate a new cycle. The current-limit threshold is given by:

I<sub>LIMIT</sub>=(190mV-R<sub>OCSET</sub>\*10uA)/R<sub>ONL</sub>



#### **Over-Temperature Protection (OTP)**

When the junction temperature increases above the rising threshold temperature  $T_{OTR}$ , the IC will enter the over temperature protection state that suspends the PWM, which forces the UG and LG gate drivers output low. The thermal sensor allows the converters to start a start-up process and regulate the output voltage again after the junction temperature cools by 45°C. The OTP designed with a 45°C hysteresis lowers the average T<sub>J</sub> during continuous thermal overload conditions, which increases lifetime of the APW8707.

#### OCB Output

The APW8707 provide an open-drain output to indicate that a fault has occurred. When current-limit occurs for a deglitch time of  $t_{D(OCB)}$ , the OCB goes low. Since the OCB pin is an open-drain output, connecting a resistor to a pull high voltage is necessary.



### Layout Consideration

For all switching power supplies, the layout is an important step in the design; especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

1. The input capacitors should be placed close to the VIN pin, and the ground terminals of input capacitors and output capacitors should be close PGND pin.

2. To minimize copper trace connections that can inject noise into the system, the inductor should be placed as close as possible to the LX pin to minimize the noise coupling into other circuits.

3. The traces of PWM signal from the PWM controller to the PWM pin of APW8707 should be short to eliminate the parasitical capacitance; the parasitical capacitance will cause an invalid PWM signal.



## **Application Information**

**Recommended Minimum Footprint** 





### Package Information

TQFN5x5-30





# **Carrier Tape & Reel Dimensions**



| Application | Α          | Н        | T1                 | С                  | d        | D                 | W         | E1        | F         |
|-------------|------------|----------|--------------------|--------------------|----------|-------------------|-----------|-----------|-----------|
|             | 330.0±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.10  |
| TQFN 5x5    | P0         | P1       | P2                 | D0                 | D1       | Т                 | A0        | B0        | K0        |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.10           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 5.35±0.20 | 5.35±0.20 | 1.00±0.20 |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN5x5      | Tape & Reel | 2500     |



### **Taping Direction Information**

#### TQFN5x5-30



## **Classification Profile**





## **Classification Reflow Profiles**

| Profile Feature                                                                                                                                                                                                                                                   | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--|--|--|--|
| Preheat & Soak<br>Temperature min (T <sub>smin</sub> )<br>Temperature max (T <sub>smax</sub> )<br>Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> )                                                                                                | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |  |  |  |  |
| Average ramp-up rate<br>(T <sub>smax</sub> to T <sub>P</sub> )                                                                                                                                                                                                    | 3 °C/second max.                   | 3°C/second max.                    |  |  |  |  |
| Liquidous temperature $(T_L)$<br>Time at liquidous $(t_L)$                                                                                                                                                                                                        | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |  |  |  |  |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                                                                                                                                  | See Classification Temp in table 1 | See Classification Temp in table 2 |  |  |  |  |
| Time $(t_P)^{**}$ within 5°C of the specified classification temperature $(T_c)$                                                                                                                                                                                  | 20** seconds                       | 30** seconds                       |  |  |  |  |
| Average ramp-down rate (T <sub>p</sub> to $T_{smax}$ )                                                                                                                                                                                                            | 6 °C/second max.                   | 6 °C/second max.                   |  |  |  |  |
| Time 25°C to peak temperature 6 minutes max. 8 minutes max.                                                                                                                                                                                                       |                                    |                                    |  |  |  |  |
| <ul> <li>* Tolerance for peak profile Temperature (T<sub>p</sub>) is defined as a supplier minimum and a user maximum.</li> <li>** Tolerance for time at peak profile temperature (t<sub>p</sub>) is defined as a supplier minimum and a user maximum.</li> </ul> |                                    |                                    |  |  |  |  |
| Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)                                                                                                                                                                                                 |                                    |                                    |  |  |  |  |

| Package   | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------|------------------------|------------------------|
| Thickness | <350                   | <sup>3</sup> 350       |
| <2.5 mm   | 235 °C                 | 220 °C                 |
| ≥2.5 mm   | 220 °C                 | 220 °C                 |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | 0      |        | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------|--------|---------------------------------|
| <1.6 mm              | 260 °C | 260 °C | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C | 250 °C | 245 °C                          |
| ≥2.5 mm              | 250 °C | 245 °C | 245 °C                          |

## **Reliability Test Program**

| Test item     | Method             | Description                      |
|---------------|--------------------|----------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                     |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ 125°C           |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C     |
| ТСТ           | JESD-22, A104      | 500 Cycles, -65°C~150°C          |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                         |
| MM            | JESD-22, A115      | VMM≧200V                         |
| Latch-Up      | JESD 78            | 10ms, $1_{tr} \ge 100 \text{mA}$ |



### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838